30-nm two-step recess gate InP-based InAlAs/InGaAs HEMTs

被引:64
作者
Suemitsu, T
Yokoyama, H
Ishii, T
Enoki, T
Meneghesso, G
Zanoni, E
机构
[1] NTT Photon Labs, Kanagawa 2430198, Japan
[2] Univ Padua, Dipartimento Elettr & Informat, I-35131 Padua, Italy
[3] Inst Nazl Fis, Mat Sez, I-35131 Padua, Italy
关键词
high-speed circuits/devices; millimeter wave FETs; MODFETs; semiconductor device fabrication; semiconductor heterojunctions;
D O I
10.1109/TED.2002.803646
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The two-step recess gate technology has been developed for sub-100-nm gate InP-based InAlAs/InGaAs high-electron mobility transistors (HEMTs). This gate structure is found to be advantageous for the preciseness of the metallurgical gate length as well as a comparable stability to the conventional gate structure with an InP etch stop layer. The two-step recess gate is optimized focusing on the lateral width of the gate recess. Due to the stability of the gate recess with InP surface, a laterally wide gate recess gives the maximum cutoff frequency, lower gate leakage current, smaller output conductance and higher maximum frequency of oscillation. Finally, the uniformity of the device characteristics evaluated for sub-100-nm HEMTs with the optimized recess width. The result reveals the significant role of the short channel effects on the device uniformity.
引用
收藏
页码:1694 / 1700
页数:7
相关论文
共 16 条
[1]   SHORT-CHANNEL EFFECTS IN SUBQUARTER-MICROMETER-GATE HEMTS - SIMULATION AND EXPERIMENT [J].
AWANO, Y ;
KOSUGI, M ;
KOSEMURA, K ;
MIMURA, T ;
ABE, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (10) :2260-2266
[2]   ELIMINATION OF MESA-SIDEWALL GATE LEAKAGE IN INA1AS/INGAAS HETEROSTRUCTURES BY SELECTIVE SIDEWALL RECESSING [J].
BAHL, SR ;
DELALAMO, JA .
IEEE ELECTRON DEVICE LETTERS, 1992, 13 (04) :195-197
[3]   High-performance InP-Based enhancement-mode HEMT's using non-alloyed ohmic contacts and Pt-based buried-gate technologies [J].
Chen, KJ ;
Enoki, T ;
Maezawa, K ;
Arai, K ;
Yamamoto, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (02) :252-257
[4]   Fabrication technology and device performance of sub-50-nm-gate InP-based HEMTs [J].
Endoh, A ;
Yamashita, Y ;
Shinohara, K ;
Higashiwaki, M ;
Hikosaka, K ;
Mimura, T ;
Hiyamizu, S ;
Matsui, T .
2001 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, CONFERENCE PROCEEDINGS, 2001, :448-451
[5]   Ultrahigh-speed integrated circuits using InP-based HEMTs [J].
Enoki, T ;
Yokoyama, H ;
Umeda, Y ;
Otsuji, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B) :1359-1364
[6]   Reliability study on InAlAs/InGaAs HEMTs with an InP recess-etch stopper and refractory gate metal [J].
Enoki, T ;
Ito, H ;
Ishii, Y .
SOLID-STATE ELECTRONICS, 1997, 41 (10) :1651-1656
[7]   InPHEMT amplifier development for G-band (140-220 GHz) applications [J].
Lai, R ;
Barsky, M ;
Grundbacher, R ;
Liu, PH ;
Chin, TP ;
Nishimoto, M ;
Elmajarian, R ;
Rodriguez, R ;
Tran, L ;
Gutierrez, A ;
Oki, A ;
Streit, D .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :175-177
[8]   Improvement of DC, low frequency and reliability properties of InAlAs/InGaAs InP-based HEMT's by means of an InP etch stop layer [J].
Meneghesso, G ;
Buttari, D ;
Perin, E ;
Canali, C ;
Zanoni, E .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :227-230
[9]   ULTRA-HIGH-SPEED MODULATION-DOPED FIELD-EFFECT TRANSISTORS - A TUTORIAL REVIEW [J].
NGUYEN, LD ;
LARSON, LE ;
MISHRA, UK .
PROCEEDINGS OF THE IEEE, 1992, 80 (04) :494-518
[10]   50-NM SELF-ALIGNED-GATE PSEUDOMORPHIC ALINAS GAINAS HIGH ELECTRON-MOBILITY TRANSISTORS [J].
NGUYEN, LD ;
BROWN, AS ;
THOMPSON, MA ;
JELLOIAN, LM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (09) :2007-2014