An agile VCO frequency-calibration technique for a 10-GHz CMOS PLL

被引:100
作者
Lin, Tsung-Hsien [1 ]
Lai, Yu-Jen
机构
[1] Natl Taiwan Univ, Grad Isnt Elect Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[3] Taiwan Semicond Mfg Co, Design Serv Div, Hsinchu 300, Taiwan
关键词
calibration; CMOS integrated circuits; frequency synthesizer; period-based frequency comparison; phase detector; phase-locked loop (PLL); voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2006.889360
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports an agile VCO frequency calibration technique and its application on a 10-GHz CMOS integer-N phase-locked loop. The proposed calibration method accomplishes efficient search for an optimum VCO discrete tuning curve among a group of frequency sub-bands. The agility is attributed to a proposed frequency comparison technique which is based on measuring the period difference between two signals. Other mixed-signal circuits are also developed to facilitate this approach. The PLL incorporating the proposed calibration technique is implemented in a 0.18-mu m CMOS process. The measured PLL phase noise at 10 GHz is -102 dBc/Hz at 1-MHz offset frequency and the reference spurs are lower than -48 dBc. The PLL consumes 44 mW in the low-current mode. The calibration time is less than 4 mu s.
引用
收藏
页码:340 / 349
页数:10
相关论文
共 12 条
[1]   CMOS PLL calibration techniques [J].
Aktas, A ;
Ismail, M .
IEEE CIRCUITS & DEVICES, 2004, 20 (05) :6-11
[2]   A 1.8-GHz LC VCO with 1.3-GHz tuning range and digital amplitude calibration [J].
Berny, AD ;
Niknejad, AM ;
Meyer, RG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :909-917
[3]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[4]   The impact of devices type and sizing on phase noise mechanisms [J].
Jerng, A ;
Sodini, CG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) :360-369
[5]   A 10-GHz CMOS PLL with an agile VCO calibration [J].
Lai, Yu-Jen ;
Lin, Tsung-Hsien .
2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, :213-216
[6]   Time-based frequency band selection method for phase-locked loops [J].
Lin, TH ;
Lai, YJ .
ELECTRONICS LETTERS, 2005, 41 (23) :1279-1281
[7]   A 900-MHz 2.5-mA CMOS frequency synthesizer with an automatic SC tuning loop [J].
Lin, TH ;
Kaiser, WJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :424-431
[8]  
RAZAVI B, 1998, RF MICROELECTRONICS, pCH8
[9]   A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier [J].
Shu, KL ;
Sánchez-Sinencio, E ;
Silva-Martínez, J ;
Embabi, SHK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) :866-874
[10]   A family of low-power truly modular programmable dividers in standard 0.35-μm CMOS technology [J].
Vaucher, CS ;
Ferencic, I ;
Locher, M ;
Sedvallson, S ;
Voegeli, U ;
Wang, ZH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1039-1045