CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and temperature-compensated tunable oscillator

被引:92
作者
Foley, DJ [1 ]
Flynn, MP
机构
[1] Natl Univ Ireland, Dept Microelect, Cork, Ireland
[2] Parthus Technol, Cork, Ireland
关键词
CMOS analog integrated circuits; delay-locked loops; frequency synthesizers; tunable oscillators; voltage controlled oscillators;
D O I
10.1109/4.910480
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-voltage low-jitter clock synthesizer and a temperature-compensated tunable oscillator. Both of these circuits employ a self-correcting delay-locked loop (DLL) which solves the problem of false locking associated vith conventional DLLs, This DLL does not require the delay control voltage to be set on power-up; it can recover from missing reference clock pulses and, because the delay range is not restricted, it can accommodate a variable reference clock frequency, The DLL provides multiple clock phases that are combined to produce the desired output frequency for the synthesizer, and provides temperature-compensated biasing for the tunable oscillator. With a 2-V supply the measured rms jitter for the 1-GHz synthesizer output was 3.2 ps, With a 3.3-V supply, rms jitter of 3.1 ps was measured for a 1.6-GHz output. The tunable oscillator has a 1.8% frequency variation over an ambient temperature range from 0 degreesC to 85 degreesC, The circuits were fabricated on a generic 0.5-mum digital CMOS process.
引用
收藏
页码:417 / 423
页数:7
相关论文
共 11 条
[1]  
CHEN H, 1999, P ISCAS JUN, P11569
[2]  
CHIEN G, 2000, IEEE INT SOL STAT CI, P202
[3]   CMOS DLL based 2V, 3.2ps jitter, 1GHz clock synthesizer and temperature compensated tunable oscillator. [J].
Foley, DJ ;
Flynn, MP .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :371-374
[4]   High-speed electrical signaling: Overview and limitations [J].
Horowitz, M ;
Yang, CKK ;
Sidiropoulos, S .
IEEE MICRO, 1998, 18 (01) :12-24
[5]  
KIM B, 1994, P ISCAS JUN, P151
[6]   Low-jitter process-independent DLL and PLL based on self-biased techniques [J].
Maneatis, JG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1723-1732
[7]   An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance [J].
Moon, Y ;
Choi, J ;
Lee, K ;
Jeong, DK ;
Kim, MK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) :377-384
[8]   A high-resolution time interpolator based on a delay locked loop and an RC delay line [J].
Mota, M ;
Christiansen, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) :1360-1366
[9]   A semidigital dual delay-locked loop [J].
Sidiropoulos, S ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) :1683-1692
[10]   A low jitter 0.3-165 MHz CMOS PLL frequency synthesizer for 3 V/5 V operation [J].
Yang, HC ;
Lee, LK ;
Co, RS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) :582-586