High-performance interconnects: An integration overview

被引:247
作者
Havemann, RH
Hutchby, JA
机构
[1] Texas Instruments Inc, Dallas, TX 75243 USA
[2] Semicond Res Corp, Durham, NC 27703 USA
关键词
aluminum metallization; ball grid array (BGA); bandwidth; bottom antireflection coating (BARC); chemical-mechanical planarization (CMP); code-division multiple access; coplanar waveguides; copper metallization; crosstalk; diffusion barrier; dual damascene; electrochemical deposition (ECD); electromigration; frequency-division multiple access (FDMA); global interconnects; IC packaging; interconnect; interlayer dielectric (ILD); International Technology Roadmap for Semiconductors (ITRS); intrametal dielectric (IMD); latency; local interconnects; low-k dielectrics; microstrip transmission line (MTL); Moore's law; optical interconnects; physical vapor deposition; RC delay; RC parasitics; RF interconnects; 3-D interconnects;
D O I
10.1109/5.929646
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Information Revolution and enabling era of silicon ultralarge-scale integration (ULSI) have spawned an ever-increasing level of functional integration on-chip, driving a need for greater circuit density and higher performance. While traditional transistor scaling has thus for met this challenge, interconnect scaling has become the performance-limiting factor for new designs. The increasing influence of interconnect parasitics on crosstalk noise and R(L)C delay as well as electromigration and power dissipation concerns have stimulated the introduction of low-resistivity copper and low-permittivity (k) dielectrics to provide performance and reliability enhancement. Integration of these new materials into integrated circuit fabrication is a formidable task, requiring material, process, design, and packaging innovations. Additionally entirely new technologies such as RF and optical interconnects may be required to address future global routing needs and sustain performance improvement.
引用
收藏
页码:586 / 601
页数:16
相关论文
共 41 条
[31]   A 0.11 μm CMOS technology with copper and very-low-k interconnects for high-performance system-on-a chip cores [J].
Takao, Y ;
Kudo, H ;
Mitani, J ;
Kotani, Y ;
Yamaguchi, S ;
Yoshie, K ;
Kawano, M ;
Nagano, T ;
Yamamura, I ;
Uematsu, M ;
Nagashima, N ;
Kadomura, S .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :559-562
[32]  
Tong Q Y, 1999, SEMICONDUCTOR WAFER
[33]  
TONG QY, 1999, ADV MAT, V17
[34]   A 130 nm generation logic technology featuring 70nm transistors, dual Vt transistors and 6 layers of Cu interconnects [J].
Tyagi, S ;
Alavi, M ;
Bigwood, R ;
Bramblett, T ;
Brandenburg, J ;
Chen, W ;
Crew, B ;
Hussein, M ;
Jacob, P ;
Kenyon, C ;
Lo, C ;
Mcintyre, B ;
Ma, Z ;
Moon, P ;
Nguyen, P ;
Rumaner, L ;
Schweinfurth, R ;
Sivakumar, S ;
Stettler, M ;
Thompson, S ;
Tufts, B ;
Xu, J ;
Yang, S ;
Bohr, M .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :567-570
[35]   Optimal repeater insertion for N-tier multilevel interconnect architectures [J].
Venkatesan, R ;
Davis, JA ;
Bowman, KA ;
Meindl, JD .
PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, :132-134
[36]   A high performance 1.8V, 0.20μm CMOS technology with copper metallization [J].
Venkatesan, S ;
Gelatos, AV ;
Misra, V ;
Smith, B ;
Islam, R ;
Cope, J ;
Wilson, B ;
Tuttle, D ;
Cardwell, R ;
Anderson, S ;
Angyal, M ;
Bajaj, R ;
Capasso, C ;
Crabtree, P ;
Das, S ;
Farkas, J ;
Filipiak, S ;
Fiordalice, B ;
Freeman, M ;
Gilbert, PV ;
Herrick, M ;
Jain, A ;
Kawasaki, H ;
King, C ;
Klein, J ;
Lii, T ;
Reid, K ;
Saaranen, T ;
Simpson, C ;
Sparks, T ;
Tsui, P ;
Venkatraman, R ;
Watts, D ;
Weitzman, EJ ;
Woodruff, R ;
Yang, I ;
Bhat, N ;
Hamilton, G ;
Yu, Y .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :769-772
[37]   Impact of crosstalk on delay time and a hierarchy of interconnects [J].
Yamashita, K ;
Odanaka, S .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :291-294
[38]   A 0.13 μm CMOS technology with 193 nm lithography and Cu/low-k for high performance applications [J].
Young, KK ;
Wu, SY ;
Wu, CC ;
Wang, CH ;
Lin, CT ;
Cheng, JY ;
Chiang, M ;
Chen, SH ;
Lo, TC ;
Chen, YS ;
Chen, JH ;
Chen, LJ ;
Hou, SY ;
Liaw, JJ ;
Chang, TE ;
Hou, CS ;
Shih, J ;
Jeng, SM ;
Hsieh, HC ;
Ku, Y ;
Yen, T ;
Tao, H ;
Chao, LC ;
Shue, S ;
Jang, SM ;
Ong, TC ;
Yu, CH ;
Liang, MS ;
Diaz, CH ;
Sun, JYC .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :563-566
[39]   Damascene integration of copper and ultra-low-k xerogel for high performance interconnects [J].
Zielinski, EM ;
Russell, SW ;
List, RS ;
Wilson, AM ;
Jin, C ;
Newton, KJ ;
Lu, JP ;
Hurd, T ;
Hsu, WY ;
Cordasco, V ;
Gopikanth, M ;
Korthuis, V ;
Lee, W ;
Cerny, G ;
Russell, NM ;
Smith, PB ;
O'Brien, S ;
Havemann, RH .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :936-938
[40]  
2000, INT TECH ROADMAP SEM, pCH1