Hot-carrier effects and lifetime prediction in off-state operation of deep submicron SOI N-MOSFET's

被引:21
作者
Renn, SH
Rauly, E
Pelloie, JL
Balestra, F
机构
[1] ENSERG, INPG, UMR CNRS, Lab Phys Composants Semiconducteurs, F-38016 Grenoble 1, France
[2] CEA, Lab Elect Technol & Instrumentat, F-38054 Grenoble, France
关键词
floating body; hot-carrier effects; lifetime; low temperature; parasitic bipolar transistor; SOI MOSFET; two-stage degradation;
D O I
10.1109/16.669572
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hot-carrier effects (HCE) induced by the parasitic bipolar transistor (PBT) action are thoroughly investigated in deep submicron N-channel SOI MOSFET's for a wide range of temperature and gate length. A multistage device degradation is highlighted for all the experimental conditions. Original V-t variations are also obtained for short-channel devices, a reduction of the threshold voltage being observed for intermediate values of stress time in the case of high stress drain biases. At low temperature (LT), an improvement of the device aging can be obtained in the low V-d range because of the significant reduction of the leakage current in the PET regime. However, in the case of high V-d, since the strong leakage current cannot be suppressed at LT, the device aging is larger than that obtained at room temperature. On the other hand, the device lifetime in off-state operation is carefully predicted as a function of gate length with various methods. Numerical simulations are also used in order to propose optimized silicon-on-insulator (SOI) architectures for alleviating the PET action and improving the device performance and reliability.
引用
收藏
页码:1140 / 1146
页数:7
相关论文
共 14 条
[1]   ANALYSIS OF THE LATCH AND BREAKDOWN PHENOMENA IN N AND P CHANNEL THIN-FILM SOI MOSFETS AS A FUNCTION OF TEMPERATURE [J].
BALESTRA, F ;
JOMAAH, J ;
GHIBAUDO, G ;
FAYNOT, O ;
AUBERTONHERVE, AJ ;
GIFFARD, B .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (01) :109-112
[2]   A MODEL FOR THE TIME-DEPENDENCE AND BIAS-DEPENDENCE OF P-MOSFET DEGRADATION [J].
BROX, M ;
SCHWERIN, A ;
WANG, Q ;
WEBER, W .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (07) :1184-1196
[3]  
CHAN VH, 1995, IEEE T ELECTRON DEV, V42, P957
[4]   ANALYSIS AND CONTROL OF FLOATING-BODY BIPOLAR EFFECTS IN FULLY DEPLETED SUBMICROMETER SOI MOSFETS [J].
CHOI, JY ;
FOSSUM, JG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) :1384-1391
[5]   LATCH AND HOT-ELECTRON GATE CURRENT IN ACCUMULATION-MODE SOI P-MOSFETS [J].
FLANDRE, D ;
CRISTOLOVEANU, S .
IEEE ELECTRON DEVICE LETTERS, 1994, 15 (05) :157-159
[6]   AN ANALYTICAL MODEL FOR SELF-LIMITING BEHAVIOR OF HOT-CARRIER DEGRADATION IN 0.25-MU-M N-MOSFETS [J].
LIANG, CL ;
GAW, H ;
CHENG, P .
IEEE ELECTRON DEVICE LETTERS, 1992, 13 (11) :569-571
[7]   Features and mechanisms of the saturating hot-carrier degradation in LDD NMOSFET's [J].
Raychaudhuri, A ;
Deen, MJ ;
Kwan, WS ;
King, MIH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (07) :1114-1122
[8]   Hot-carrier effects in deep submicron thin film SOI MOSFETs [J].
Renn, SH ;
Pelloie, JL ;
Balestra, F .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :877-880
[9]   A reliable lifetime prediction in deep submicron N-channel SOI MOSFETs [J].
Renn, SH ;
Pelloie, JL ;
Balestra, F .
MICROELECTRONIC ENGINEERING, 1997, 36 (1-4) :99-102
[10]  
RENN SH, 1996, J PHYS, V4, P49